Objective

The objective of lab this week is to create and test hardware which receives and decodes Infrared (IR) signals from a universal television remote. You will create the IR detection hardware on a bread board and use Verilog to implement the decoding (i.e. demodulating) hardware within the FPGA. The demodulation hardware will be encapsulated within a custom IP peripheral so that messages from the TV remote are software accessible. An oscilloscope will be used to test the bread boarded hardware, while the demodulation process will be tested via a software routine executing on the MicroBlaze.

System Overview

The hardware system you will be creating in this lab is very similar to that of Lab 2 except the GPIO blocks will be replaced by a custom peripheral for demodulating the IR signal from the universal remote. The IR_receive block refers to the analog hardware that will be implemented on the bread board. The labs that follow will integrate the IR peripheral into a more complex Linux System like that of Lab 4. However, for this lab, we want to keep the hardware as simple as possible. The sections that follow explain the theory of operation for IR remote and the corresponding decode logic.
• **IR remote control:** The basic principle of an IR remote control is to utilize infrared light for transmitting short control messages from the remote control to the IR receiver. Pulses of infrared light which represent specific binary codes are transmitted from the IR remote. These binary codes correspond to commands such as ‘Power On/Off’, ‘Volume Up/Down’, etc. The receiving hardware decodes the pulses of light back into binary codes and uses them to command the device under control. The IR remote we will be using encodes the binary data using Pulse Width Modulation as seen in Figure 2. In addition to the binary data pulses, each pulse train consists of a ‘START’ pulse. A negative edge transition separates each pulse.

• **IR Receiver:** We will use an IR phototransistor to detect the pulse train generated by the remote control. The IR phototransistor is a transistor such that the emitter-collector current is proportional to the amount of infrared light that strikes the junction. Thus, the current through the emitter-collector junction increases when light falls on the phototransistor. We will create a simple detection circuit which converts the light pulses into a binary signal. The output of our detection circuit will feed into...
a demodulator circuit which will use the length of the various pulses to demodulate each control message.

**Procedure**

1. You do not need to use the XUP board for the first part of lab. You will build your circuit on the breadboard provided and utilize the multimeter and oscilloscope as necessary.

   (a) Build the circuit shown in Figure 3. Use the voltage source on your workbench to provide $V_{cc} = 3.3V$ to your circuit. The comparator pin-out diagram is provided for you in Figure 4, and you may use any of the four available comparators. Note the 10k $\Omega$ pull up resistor connected to the output terminal. This resistor is necessary because the output of the comparator is an open-collector output.

   (b) Observe the signal $IR_{signal}$ on the oscilloscope, while pointing the remote control towards the IR phototransistor and pressing any key. You should see a pulse train on the oscilloscope where high and low are at 3.3V and 0V respectively. Demonstrate your progress to the TA.

   (c) Each control message from the remote is 12-bits in length. The remote sends a sequence of messages when a button is held down. Hold down a button on the remote and hit ‘Run/Stop’ on the oscilloscope to freeze an entire message pulse train.

   (d) Using Figure 2 as a guide, measure the length of the ‘Start’, ‘0’, and ‘1’ pulses. You will need to use the time axis cursors on the oscilloscope to do this. Try to make your measurements as accurate as possible and note them in your lab manual.
Laboratory Exercise #7

Figure 3: IR Receiver Circuit

<table>
<thead>
<tr>
<th>Key</th>
<th>Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>Volume Up</td>
<td>010010010000</td>
</tr>
<tr>
<td>Channel Up</td>
<td>000010010000</td>
</tr>
<tr>
<td>Channel 1</td>
<td>000000010000</td>
</tr>
<tr>
<td>Channel 2</td>
<td>100000010000</td>
</tr>
</tbody>
</table>

Table 1: Sample Command Codes

(e) Use the sample codes provided in Table 1 to ensure you are interpreting the pulse train properly. Read up on Pulse Width Modulation if the modulation scheme is unclear.

2. At this point, you are ready to begin building the FPGA hardware. The next few steps will guide you through the process of creating a base system for testing the custom IR peripheral and provide you with some guidelines for creating the IR demodulation hardware.

(a) Use the Base System Builder to create a MicroBlaze system with everything shown in Figure 1 except the IR hardware. Configure the MicroBlaze as follows:

- Set the MicroBlaze clock rate to the same clock rate as your system in Lab 4.
- Do not enable cache
- Do not enable the MMU
- Do not enable interrupts
- Set the local memory to 128KB
- Only include the peripherals shown above
(b) Use XPS to create the template code for a custom peripheral with three software accessible registered as outlined in Lab 3. Label the peripheral ‘ir_demod’.

(c) In the ‘user_logic.v’ file, disable all PLB write capabilities to the software accessible registers and ensure the PLB read capabilities remain.

(d) Since our peripheral has an input pin (i.e. IR_signal from Figure 3), we must add it to the port list of our ‘user_logic.v’ file. Do this now using IR_signal as the port name. Be sure to use the autogenerated comments as a guide for where to insert your changes.

(e) The ‘user_logic’ Verilog module is a part of a larger hardware device (i.e. the peripheral itself). This larger hardware device is described in the ‘hdl/vhdl/ir_demod.vhd’ file. Open this file and locate the following code under ‘entity ir_demod is’:

```verilog
port
(
  -- ADD USER PORTS BELOW THIS LINE
  -- USER ports added here
  -- ADD USER PORTS ABOVE THIS LINE

  -- DO NOT EDIT BELOW THIS LINE
  -- Bus protocol ports, do not add to or delete
```

Figure 4: LM339 Comparator
(f) Insert ‘IR_signal : in std_logic;’ as shown below:

```vhdl
port
(  -- ADD USER PORTS BELOW THIS LINE  
    IR_signal : in std_logic;
  -- ADD USER PORTS ABOVE THIS LINE
  -- DO NOT EDIT BELOW THIS LINE
  -- Bus protocol ports, do not add to or delete
)
```

Note that this is how ports are declared in VHDL.

(g) In the ‘ir_demod.vhd’ file, the ‘user_logic’ module is included in the component declaration section of code. We need to modify this declaration to include the port we just added. Add the same line as above under ‘component user_logic is’ within the ‘ir_demod.vhd’ file.

(h) The ‘user_logic’ module is then instantiated in the ‘ir_demod’ module (or component using VHDL terminology). We must modify this instantiation to reflect the above changes. To do this, we must ‘map’ the port within the ‘ir_demod’ module to the port within the ‘user_logic’ module. Add ‘IR_signal => IR_signal,’ to the ‘user_logic’ instantiation. Use the comments in the code and the text below as a guide.

```vhdl
port map
(  -- MAP USER PORTS BELOW THIS LINE
    IR_signal => IR_signal,
  -- MAP USER PORTS ABOVE THIS LINE
)
```

(i) Now use the following guidelines to create user logic for demodulating the digital signal from the first part of lab.

- Use a counter to measure the length of each pulse in order to determine its significance. Pulses in order of decreasing pulse length are as follows: ‘Start’, ‘1’, and ‘0’. The appropriate count value for each pulse must be predetermined based on the rate of the system clock and the oscilloscope measurements made in part 1 of lab.
- Use a separate state register to keep track of which count value the counter has hit. For example, since a ‘start’ pulse is the longest, the counter will hit the count value for the ‘0’ first, followed by the count value for ‘1’, and finally the count value for ‘start’.
- You will need to detect both negative and positive edges using edge detection circuitry. Negative edges signify the beginning of a pulse while positive edges signify the end of a pulse.
- Your logic will need an intermediate register to hold the bits of the IR message as they arrive. Depending on your implementation, your logic may also need a register to keep track of the current bit position of the arriving bit stream.
• Use slv_reg0 to hold the latest demodulated message. This register shall by loaded after the arrival of a complete 12-bit message.
• Use slv_reg1 to hold a running count of the number of messages that have been received.
• The third software accessible register may be used for debugging.

(j) Import your custom IR peripheral into your MicroBlaze system, remembering to assign the peripheral an address range on the PLB and regenerate the system addresses.

(k) Make the ‘IR_signal’ port of your IR peripheral external. Then modify the .ucf file to connect the external signal to pin ‘H32’ on the FPGA as shown below:

Net IR_signalExtern LOC = H32;
Net IR_signalExtern IOSTANDARD = LVTTL;

(l) Create a simple test application that continually polls your IR hardware registers and prints them in hexadecimal format to the screen when a change is detected. You do not need to implement a delay for this part.

(m) Do NOT connect any hardware to the XUP board until the TA has inspected your setup. Open the pdf on the course website which has the XUP board schematics. Determine which header pin on the XUP board connects to ‘H32’. Have the TA verify this is correct.

(n) Connect $V_{cc} = 3.3\,V$, $GND$, and the appropriate $IR_{signal}$ pin on the XUP board to your IR receiver circuit built in Part 1 of lab.

(o) Verify that your system is working by creating a bitstream and downloading it to your XUP board. If your hardware is not operating properly, you may be required to use ISE to debug your user logic. Within ISE you can create a test module that produces a sample pulse train and then debug your hardware using the ISE simulator.

**Deliverables**

1. [5 points.] Demo the working IR demodulation hardware to the TA.

   Submit a lab report with the following items:

2. [5 points.] Correct format including an Introduction, Procedure, Results, and Conclusion.

3. [4 points.] Commented Verilog and C files.

4. [2 points.] The output of the XUP terminal (kermit).

5. [4 points.] Answers to the following questions:

   (a) What are the hexadecimal control codes for the following buttons:
Laboratory Exercise #7

- volume up/down
- channel up/down
- stop/play
- 1, 2, 3, and 4

Tabulate your results.

(b) When a button is pressed on the remote, multiple copies of the same command message are sent. Approximately how many of the same command messages are transmitted after each press of a button? Provide some intuition as to why multiple messages are sent.

(c) What modifications would you make to your code to provide an internal signal that goes high when a new message comes in? You do not have to synthesize this modification, but please provide the Verilog code that would do this. Hint: you can use the message count register. If this signal was made available to the processor, what might this signal be used for?